

# **Using XAP Processors** in Space Applications



MESA Roundtable: ESTEC, 4 November 2010

Chris Roberts and Alistair Morfey





| 1 | Introduction to Cambridge Consultants |
|---|---------------------------------------|
| 2 | Challenges for Processors in Space    |
| 3 | Introduction to XAP Processors        |
| 4 | XAP in Space Applications             |



## Cambridge Consultants – a multi-disciplinary engineering and design consultancy.



- Established out of Cambridge University in 1960.
- 300 staff in Cambridge UK, 40 in Boston MA
- We design and develop innovative products, processes and systems using multiskilled teams supported with in-house services, labs and prototyping capabilities
- Our work is typically on strategic projects that require deep technical and market knowledge
- We serve a worldwide client base ranging from funded start-ups to blue chips working in:
  - Semiconductors, processors
  - Aerospace, transport, defence
  - Energy, metering, security
  - Healthcare, industrial, manufacturing, retail
  - Communications, wireless, consumer







| 1 | Introduction to Cambridge Consultants |
|---|---------------------------------------|
| 2 | Challenges for Processors in Space    |
| 3 | Introduction to XAP Processors        |
| 4 | XAP in Space Applications             |



## What are the problems with using a processor in space?



- Low power
- Long lifetimes
- Low area to permit redundancy
- High reliability
- Radiation environment
  - Need protection from Single Event Upset (SEU) and other damage
  - Particularly in the memory, as this is often the larger area
- Ability to safely perform (large) software upgrades and (small) patches while in orbit
- Large audience with a big range of technical requirements
  - Both high level and low level software should be supported
- Use cases in FPGA, custom ASIC or standard microcontroller







| 1 | Introduction to Cambridge Consultants |
|---|---------------------------------------|
| 2 | Challenges for Processors in Space    |
| 3 | Introduction to XAP Processors        |
| 4 | XAP in Space Applications             |



## XAPs are a family of 16 bit processors optimised for low power, small silicon area and easy verification



- XAPs have been sold since 1995 there are now over 1 billion XAPs in silicon
- There is probably a XAP in your pocket already!
  - XAP is used in most Bluetooth chips for mobile phones and headsets
  - XAP and xIDE (Bluelab) are recognised success factors for CSR's business
- Ember Communications has XAP in the EM250 and EM260 ZigBee chips
- 3M uses XAP in its range of touch screen controllers
- Other licensees used XAP in their ASICs or ASSPs
- Including high-reliability applications such as in-body medical products























### **Latest XAP 16-bit processors – XAP4 and XAP5**



- XAP4
  - 12k gates
  - Up to 64kB memory
- XAP5
  - 18k gates
  - Up to 16MB memory
- Modern RISC Von Neumann processors
- Non-invasive debug:
  - xSIF (external serial)
  - iSIF (internal parallel)
- GNU compile chain (GCC and Binutils)
  - C, Ada, (C++ soon).
- User and privileged modes enable code separation
- Nested Interrupts and Exceptions (error-handling)
- 2 Stack Pointers. Typical usage :
  - SP0 for a single persistent system stack
  - SP1 for multiple task stacks





#### XAP5 hardware

- Example shown is XAP5
- Delivered to licensees as Verilog RTL
  - Fully static design supports clock stopping or frequency changes
  - With test benches, synthesis scripts, documents and tools
- xap5\_single is fixed
- xap5\_ivc and xap5\_mmu are customised per application
- Both minimal and fully featured templates for the IVC and MMU are provided
- xap5\_clu is added to execute Custom Logic Unit instructions if needed. No change to tool chain needed
- XAP5 supports 32 interrupts
   (4 NMI and 28 maskable) and 32 exceptions
- Unified data and address bus
  - Von Neumann design







## XAP5 programmer's model







#### XAP tools – xIDE and GCC / binutils



- Download from <u>www.cambridgeconsultants.com/xap</u>
- Leverages investment in GNU compilers and tool chain
  - Compilers for C and ADA (C++ soon)
  - Achieves very high code density
  - World class verification and debug tools
- xIDE provides:
  - an extensible instruction set software simulator
  - Real time hardware interface to target device
- Tools use the published xSIF API for non-invasive debug
  - xIDE
  - SIF Explorer
  - Python scripts
  - Custom applications (e.g. LabView, Matlab, C, C++, python)







| 1 | Introduction to Cambridge Consultants |
|---|---------------------------------------|
| 2 | Challenges for Processors in Space    |
| 3 | Introduction to XAP Processors        |
| 4 | XAP in Space Applications             |



## Three example applications of XAP within a space environment



- Some examples of how XAP could be used within a space mission
- Not exhaustive or particularly detailed!
- First application shows XAP as a master processor within a mixed signal ASIC
- Second application shows XAP as a slave processor to a larger FPGA
- Third application is XAP as an always-on house-keeper on a ASIC which also includes a larger processor which is powered up and down as required.

## 1) XAP as Master



## 2) XAP as Slave



13

## 3) XAP as housekeeper





 XAP as Master – here the XAP is the main or only processor in the system

- Customised memory manager with error detection and correction (EDAC) on both on and off chip memory
- Both corrected and uncorrected memory errors can cause interrupt or exceptions as required
- Software counts memory errors and scrubs memory when some threshold is reached
- Memory scrub and DSP functions are activated by custom assembler instructions in CLU
- Connects to a few peripherals and some custom logic (e.g. DSP) in the FPGA.





## 2) XAP as Slave – here XAP performs processing under the control of another device



- XAPs used in Triple Majority Redundancy (TMR) at ASIC level to provide fault tolerance
- XAP controls peripherals such as solar panel pointing etc
- TMR and other custom logic happens on a RadHard controller FPGA
- If errors are detected, state of XAP is saved and restored by FPGA



3) XAP as housekeeper – saving power by turning off

bigger blocks

- Different parts of the ASIC can be powered as required, under control of the XAP
- XAP, some memory and some auxillary analogue are always on
- Periodically, the XAP wakes some alert logic to check for "interesting" events
- When an event is detected, the main payload processor is powered up and restored by the XAP
- XAP can monitor output of the main logic for SEU type errors







## What features of XAP are most useful for space applications?



- Low power
- Few gates
- Small memories because of high code densities
- Flexible memory interface
- Customisable interrupts, exceptions and instructions
- Easy restore of state
- Non-invasive debug
- State of the art tools
- Rich, dense, regular instruction set
- Can be used in ASICs and FPGAs







#### **Contact details:**



Cambridge Consultants Ltd Science Park, Milton Road Cambridge, CB4 0DW England

Tel: +44(0)1223 420024 Fax: +44(0)1223 423373

Registered No. 1036298 England

<u>xap@CambridgeConsultants.com</u> <u>www.CambridgeConsultants.com/xap</u>

<u>Chris.Roberts@CambridgeConsultants.com</u> Alistair.Morfey@CambridgeConsultants.com

Cambridge Consultants is part of the Altran group, the European leader in Innovation Consulting. www.Altran.com

**Commercially Confidential** This Presentation contains ideas and information which are proprietary to Cambridge Consultants Limited and/or Cambridge Consultants Inc: it is given to you in confidence. You are authorised to open and view any electronic copy we send you of this document within your organisation and to print a single copy. Otherwise the material may not in whole or in part be copied, stored electronically or communicated to third parties without the prior written agreement of Cambridge Consultants Limited and/or Cambridge Consultants Inc.

© 2010 Cambridge Consultants Ltd, Cambridge Consultants Inc. All rights reserved.

Cambridge Consultants Inc 101 Main Street Cambridge MA 02142 USA

Tel: +1 617 532 4700 Fax: +1 617 532 4747



